## Multiple-Cycle Design

- ► The Multiple-Cycle Implementation demonstrates the use of a single memory for:
  - Data https://powcoder.com
  - ► Instruction Add WeChat powcoder
- ► This design is also used to show the implementation of more complex instructions

## Memory M Address



- ► The following table ress sources are used to fetch:
  - ▶ Instructions ☆dd\\\PeogramoownterRegister (32bit)
  - ▶ Data -> Bus A (32bit)
- MUX M selects between the two address sources through the MM control signal







- Instructions are executed over multiple clock cycles <a href="https://powcoder.com">https://powcoder.com</a>
   This requires an additional register
- - ► R32 for temporated slow geChat powcoder
- ▶ This register should be selected through an additional bit control signals:
  - ► TD, TA, TB
- The overwrite:
  - ► SA, SB, DR



#### IR Instruction Register



- Instructions mustsbe be between the execution of multiple micro-ops
- ► The IR is only loaded if an instruction is fetched from memory M
  - ► The IR has a load enable control signal IL
  - This signal is part of the control word

# PC Program Counter Register

| 1015 2025                                         |            |     |   |     |     |     |  |  | 123. 7015 |  |        |        |        |        |              |        |        |        |   | 194 194 19 |    |   |          |        |        |        | 1      |        | 121 7211 7 |        |        |        | 5.31 |      |   |             |   |   |   |   |   |   |
|---------------------------------------------------|------------|-----|---|-----|-----|-----|--|--|-----------|--|--------|--------|--------|--------|--------------|--------|--------|--------|---|------------|----|---|----------|--------|--------|--------|--------|--------|------------|--------|--------|--------|------|------|---|-------------|---|---|---|---|---|---|
|                                                   | 4          | 4 0 | 3 | 3 8 | 3 7 | 3 6 |  |  |           |  |        | 3      |        |        |              |        |        |        |   |            |    |   | 1<br>9   | 1<br>8 | 1<br>7 | 1 6    | 1 5    | 1 4    | 1 3        | 1 2    | 1      | 1 0    | 9    | 8    | 7 | 6           | 5 | 4 | 3 | 2 | 1 | 0 |
| 1 0 9 8 7 6 5 4 3 2 1 0 9 8 7 6 5<br>Next Address |            |     |   |     |     |     |  |  | VIS<br>D  |  | M<br>C | I<br>L | P<br>I | P<br>L | T<br>D       | T<br>A | T<br>B | M<br>B |   | _          | FS | - |          | D      | W      | M<br>M | M<br>W | R<br>V | R<br>C     | R<br>N | R<br>Z | F<br>L |      |      |   |             |   |   |   |   |   |   |
|                                                   | Assignment |     |   |     |     |     |  |  |           |  |        |        | P      | 1      | $\mathbf{O}$ | e      | C      | t      | E | X          |    | n | <b>1</b> | Ļ      | 16     | 15     | p      |        |            |        |        |        |      | SALI |   | 5.17<br>+02 |   |   |   |   |   |   |

- ► The PC onlyhips: previsite acoinstruction is fetched from memory M
  Add WeChat powcoder

  The control word has two bits that determine the
- PC modifications:
  - PI increment enable signal

▶ PL – PC load signal



### Next Address Logic



- The CAR Control Address Register selects the control word in the 256 x 42 control memory
- The next logic (Mox s) determines whether CAR is incremented on loaded.
  - Controlled with MS
- ► The source (Opcode or NA) of the loaded address is determined by MUX C
  - ► Selected by MC

#### **Next Address Field**



- The sources for the multiplexer can be: https://powcoder.com
  - Contents of the 17 bit NA Next Address field
  - ▶ 17 bit from the Apage Herried Ohthe Powcoder
- An opcode loaded into the CAR points to:
  - Microprogram in Control Memory
  - ► This program implements the instruction through the execution of a sequence of micro-operations
- ► MUX S determines whether the CAR is:
  - Incremented
  - Loaded



| Action                    | Symbol<br>Notation |     | Select | Symbolic Notation |             | Symbolic Notation  |              | Symbolic<br>Notation |         | Symbolic<br>Notation |   |
|---------------------------|--------------------|-----|--------|-------------------|-------------|--------------------|--------------|----------------------|---------|----------------------|---|
| Increment CAR             | CNT                | Ass | ignr   | nent              | Proje       | ct <sub>1</sub> Ex | kam Hel      | NLP                  | No load | NLP                  | 0 |
| Load CAR                  | NXT                | 001 | Opcode |                   | Load instr. |                    | Increment PC | INP                  | Load PC | LDP                  | 1 |
| If $C = 1$ , load $CAR$ ; | BC                 | 010 | 1550   |                   |             | _                  |              |                      |         |                      |   |
| else increment CAR        |                    |     | httr   | )S.//D            | owco        | der d              | com          |                      |         |                      |   |
| If $V = 1$ , load $CAR$ : | BV                 | 011 | Tittl  | 75.77 P           |             | doi.c              |              |                      |         |                      |   |
| else increment CAR        |                    |     |        |                   |             |                    |              |                      |         |                      |   |
| If $Z = 1$ , load $CAR$ ; | BZ                 | 100 | ۸ ۵.   | 4 11/6            | Chat        | <b>10</b> O I I I  | aadan        |                      |         |                      |   |
| else increment CAR        |                    |     | Au     | u we              | Chai        | pow                | coder        |                      |         |                      |   |
| If $N = 1$ , load $CAR$ ; | BN                 | 101 |        |                   |             | •                  |              |                      |         |                      |   |
| else increment CAR        |                    |     |        |                   |             |                    |              |                      |         |                      |   |
| If $C = 0$ , load $CAR$ ; | BNC                | 110 |        |                   |             |                    |              |                      |         |                      |   |
| else increment CAR        |                    |     |        |                   |             |                    |              |                      |         |                      |   |
| If $Z = 0$ , load $CAR$ , | BNZ                | 111 |        |                   |             |                    |              |                      |         |                      |   |
| else increment CAR        |                    |     |        |                   |             |                    |              |                      |         |                      |   |





## Microprogram in Control Memory

 $? = 0_2 \text{ or } ? = 1_2$ 

```
25 | 2422 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13
   | Next Address | MS | M| I|
   | Next Address | MS | C|
                                  I L D A B B FS D W M W V C N Z L
                     R[DR] \leftarrow R[SA] + zf IR[4:0]
-- ADI
                                ent Project Exam Help????",-- 00
                              os://powcoder.com???
  "000000000????????? ??
                     R[DR] \leftarrow R[SA] + R[SB]
-- IF
                      IR \leftarrow M[PC], PC \leftarrow PC + 1
          variable addr : integer;
          variable control out : std logic vector(41 downto 0);
                                                     CSU22022, 16th Lecture, Dr. M. Manzke, Page: 14
```